





JANUARY 2011 REV. 1.1.0

## **GENERAL DESCRIPTION**

The XR21B1411 (B1411) is an enhanced Universal Asynchronous Receiver and Transmitter (UART) with a USB interface. The USB interface is fully compliant to Full Speed USB 2.0 specification that supports 12 Mbps USB data transfer rate. The USB interface also supports USB suspend, resume and remote wakeup operations.

The B1411 operates from an internal clock that is programmable to 6, 12, 24 or 48 MHz. Therefore, no external crystal / oscillator is required as in previous generation UARTs. With the fractional baud rate generator, any baud rate up to 12 Mbps can be accurately generated using the internal clock.

The large 128-byte Tx FIFO and 384-byte Rx FIFO of the B1411 help to optimize the overall data throughput for various applications. The Automatic Transceiver Direction control feature simplifies both the hardware and software for half-duplex RS-485 applications. If required, the multidrop (9-bit) mode with automatic half-duplex transceiver control feature further simplifies typical multidrop RS-485 applications.

The Vendor ID, Product ID, bus-powered mode, self-powered mode, Remote Wakeup support or Maximum Power Consumption values, as well as default baud rate settings can be programmed using the on-board OTP through the USBD+ / USBD- pins.

The B1411 operates from a single 5V power supply and is available in a 16-pin QFN package.

WHQL certified software drivers for Windows 2000, XP, Vista, 7, and CE, as well as Linux and Mac are supported for the XR21B1411.

#### **APPLICATIONS**

- Portable Appliances
- External Converters (dongles)
- Battery-Operated Devices
- Cellular Data Devices
- Factory Automation and Process Controls
- Industrial applications

#### **FEATURES**

- ±15kV HBM ESD on USBD+/USBD-
- USB 2.0 Compliant, Full-Speed (12 Mbps)
  - Supports USB suspend, resume and remote wakeup operations
- Unique preprogrammed USB serial number
- Enhanced UART Features
  - Data rates up to 12 Mbps
  - Fractional Baud Rate Generator
  - 128 byte TX FIFO
  - 384 byte RX FIFO
  - 7, 8 or 9 data bits
  - 1 or 2 stop bits
  - Odd, even, mark, space or no parity
  - Automatic Hardware (RTS/CTS or DTR/DSR)
     Flow Control
  - Automatic Software (Xon/Xoff) Flow Control
  - Multidrop mode
  - Auto Transceiver Control
  - Half-Duplex mode
  - Selectable GPIO or Modem I/O
- Internal 48 MHz clock with clock divisors programmable down to 6 MHz
- Single 5V power supply
- 5V tolerant inputs
- 16-pin QFN package
- Virtual COM Port WHQL certified drivers
  - Windows 2000, XP and Vista, 7
  - Windows CE 4.2, 5.0, 6.0
  - Linux
  - Mac

FIGURE 1. XR21B1411 BLOCK DIAGRAM



FIGURE 2. PIN OUT DIAGRAM



#### **ORDERING INFORMATION**

| PART NUMBER   | PACKAGE    | OPERATING TEMPERATURE RANGE | DEVICE STATUS |
|---------------|------------|-----------------------------|---------------|
| XR21B1411IL16 | 16-pin QFN | -40℃ to +85℃                | Active        |



# **PIN DESCRIPTIONS**

# **Pin Description**

| NAME                  | 16-QFN<br>Pin # | Түре | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UART Signals          |                 |      |                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RX                    | 10              | I    | UART Receive Data. This pin has a programmable pull-up or pull-down resistor which may be enabled by OTP programming. Resistors are not disabled during suspend mode. Pull-up resistor will be disabled without valid votage on VIO_REF pin.                                                                                                                                                                                             |
| TX                    | 9               | 0    | UART Transmit Data.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| GPIO0/RI#             | 8               | I/O  | General purpose I/O or UART Ring-Indicator input (active low) or Remote Wakeup input. This pin has a programmable pull-up or pull-down resistor which may be enabled by OTP programming. Internal pull-up resistor is disabled during suspend mode. This pin may also be used by any device to signal the USB host to exit the Suspend state. See "Section 1.3.9, Remote Wakeup" on page 9.                                              |
| GPIO1/CD#             | 7               | I/O  | General purpose I/O or UART Carrier-Detect input (active low). This pin has a programmable pull-up or pull-down resistor which may be enabled by OTP programming. Internal pull-up resistor is disabled during suspend mode.                                                                                                                                                                                                             |
| GPIO2/DSR#            | 6               | I/O  | General purpose I/O or UART Data-Set-Ready input (active low). See "Section 1.3.4.2, Automatic DTR/DSR Hardware Flow Control" on page 8. This pin has a programmable pull-up or pull-down resistor which may be enabled by OTP programming. Internal pull-up resistor is disabled during suspend mode.                                                                                                                                   |
| GPIO3/DTR#            | 5               | I/O  | General purpose I/O or UART Data-Terminal-Ready output (active low).  See "Section 1.3.4.2, Automatic DTR/DSR Hardware Flow Control" on page 8. This pin has a programmable pull-up or pull- down resistor which may be enabled by OTP programming. Internal pull- up resistor is disabled during suspend mode. This bit will be automati- cally configured as an output when using the standard CDC-ACM driver.                         |
| GPIO4/CTS#            | 4               | I/O  | General purpose I/O or UART Clear-to-Send input (active low). See "Section 1.3.4.1, Automatic RTS/CTS Hardware Flow Control" on page 7. This pin has a programmable pull-up or pull-down resistor which may be enabled by OTP programming. Internal pull-up resistor is disabled during suspend mode.                                                                                                                                    |
| GPIO5/RTS#            | 3               | I/O  | General purpose I/O or UART Request-to-Send output (active low).  See "Section 1.3.4.1, Automatic RTS/CTS Hardware Flow Control" on page 7. This pin has a programmable pull-up or pull- down resistor which may be enabled by OTP programming. Internal pull- up resistor is disabled during suspend mode. This bit will be automati- cally configured for hardware flow control as RTS# output when using the standard CDC-ACM driver. |
| USB Interface Signals | 3               |      |                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| USBD+                 | 15              | I/O  | USB port differential data positive input. This pin has internal pull-up resistor compliant to USB 2.0 specification. The ESD protection on this pin is +/-15 kV HBM.                                                                                                                                                                                                                                                                    |
| USBD-                 | 14              | I/O  | USB port differential data negative input. The ESD protection on this pin                                                                                                                                                                                                                                                                                                                                                                |

# EXAR Powering Connectivity\*

# **Pin Description**

| Name                 | 16-QFN<br>Pin # | Түре | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------|-----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOWPOWER             | 1               | 0    | The LOWPOWER pin will be asserted whenever it is not safe to draw the amount of current requested in the Device Maximum Power field of the Configuration Descriptor. The LOWPOWER pin will behave differently for a low power device and a high power device.                                                                                                                                                                                                                                |
|                      |                 |      | ■ Low-power device (<= 1 unit load or 100 mA i.e. bMaxPower <= 0x32): LOWPOWER pin is asserted when the USB UART is in suspend mode.                                                                                                                                                                                                                                                                                                                                                         |
|                      |                 |      | High-power deivce (bMaxPower > 0x32): LOWPOWER pin is<br>asserted when the USB UART is in suspend mode or when it is<br>not yet configured.                                                                                                                                                                                                                                                                                                                                                  |
|                      |                 |      | The LOWPOWER pin will be de-asserted whenever it is safe to draw the amount of current requested in the Device Maximum Power field.                                                                                                                                                                                                                                                                                                                                                          |
|                      |                 |      | The default active low polarity may be changed via the OTP. Connect this pin to VIO_REF or to ground through a weak (10K) pull-up or pull-down resistor to match the polarity of the asserted state in high power applications. In low power applications, no external resistor is required.                                                                                                                                                                                                 |
| VBUS_SENSE           | 11              | ı    | VBUS Sense input. This pin is used to disable the pull-up resistor on the USBD+ signal when VBUS is not present. In bus-powered mode, this pin should be left unconnected. In self-powered mode, the VBUS from the USB connector should be connected to this pin through a voltage divider circuit (VBUS = 5V), such that VBUS_SENSE = VIO_REF, using large resistance values to minimize power. It should also be decoupled by a 0.1 uF capacitor. This feature may be enabled via the OTP. |
| NC                   | 2               |      | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Power / Ground Signa | als             |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VIO_REF              | 12              | Pwr  | Reference voltage for the modem I/O signals. The voltage range for VIO_REF is + 1.6V to + 3.6V.                                                                                                                                                                                                                                                                                                                                                                                              |
| VCC                  | 16              | Pwr  | 5V power supply. The voltage range for VCC is + 4.4V to + 5.25V.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| GND                  | 13              | Pwr  | Power supply common, ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| GND                  | Center<br>Pad   | Pwr  | The center pad on the back side of the QFN package is metallic and should be connected to GND on the PCB. The thermal pad size on the PCB should be the approximate size of this center pad and should be solder mask defined. The solder mask opening should be at least 0.0025" inwards from the edge of the PCB thermal pad.                                                                                                                                                              |

*Note:* Pin type: I=Input, O=Output, I/O= Input/output, PWR=Power, OD=Output Open Drain.



#### 1.0 FUNCTIONAL DESCRIPTIONS

#### USB interface 1.1

The USB interface of the B1411 is compliant with the USB 2.0 Full-Speed Specifications.

The B1411 uses the following set of parameters:

- 1 Control Endpoint
  - Endpoint 0 as outlined in the USB specifications
- 1 Configuration is supported
- 2 interfaces for the UART channel
  - Single interrupt endpoint
  - Bulk-in and bulk-out endpoints

#### 1.1.1 **USB Vendor ID**

Exar's USB Vendor ID is 0x04E2. This is the default Vendor ID that is used for the B1411. This value can be changed by programming the internal OTP via the USB link.

#### 1.1.2 **USB Product ID**

The default USB Product ID for the B1411 is 0x1411. This value can be changed by programming the internal OTP via the USB link.

#### 1.2 USB Device Driver

The B1411 device can be used with either a standard CDC-ACM driver or a custom driver. When the CDC-ACM driver is used, the driver has no knowledge of the B1411 device registers. Because of this, the B1411 device is initialized to the following settings:

| REGISTER       | VALUE | Notes                                                                                  |
|----------------|-------|----------------------------------------------------------------------------------------|
| FLOW_CONTROL   | 0x001 | Hardware flow control                                                                  |
| GPIO_MODE      | 0x001 | RTS / CTS flow control                                                                 |
| GPIO_DIRECTION | 0x008 | DTR configured as an output (in addition to RTS which is set by GPIO_MODE)             |
| GPIO_INT_MASK  | 0x030 | RI, CD and DSR are interrupt sensitive, i.e. can cause a USB interrupt to be generated |

TABLE 1: B1411 REGISTER DEFAULTS WITH CDC-ACM DRIVER

These default settings can be overridden by programming the OTP via the Address Value feature.

If a custom driver is used, the CUSTOM DRIVER ACTIVE bit should be immediately set to '1' by the driver. Once the CUSTOM DRIVER ACTIVE bit is set, the custom driver can use standard CDC-ACM commands without configuring the device to the default register settings used with the CDC-ACM driver. Any changes to the register settings for the GPIOs and flow control will specifically need to be configured by the driver.

#### 1.3

The UART can be configured via USB control transfers from the USB host. The UART transmitter and receiver sections are described seperately below.

#### 1.3.1 **Transmitter**

The transmitter consists of a 128-byte TX FIFO and a Transmit Shift Register (TSR). Once a bulk-out packet has been received and the CRC has been validated, the data bytes in that packet are written into the TX FIFO. Data from the TX FIFO is transferred to the TSR when the TSR is idle or has completed sending the previous data byte. The TSR shifts the data out onto the TX output pin at the selected baud rate. The transmitter sends

REV. 1.1.0

the start bit followed by the data bits (starting with the LSB), inserts the proper parity-bit if enabled, and adds the stop-bit(s). The transmitter can be configured for 7 or 8 data bits with or without parity or 9 data bits without parity.

If 7 or 8 bit data with parity is selected, the TX FIFO contains 8 bits data and the parity bit is automatically generated and transmitted. If 9 bit data is selected, parity cannot be generated. The 9th bit will always be a '0' unless the wide mode is enabled.

#### 1.3.1.1 Wide mode Transmit

When 9 bit data and the wide mode are both selected, 2 bytes from the USB host are used to form 9 bit data which is serialized and transmitted on the UART TX pin. The first byte received into the TX FIFO forms the first 8 bits of data and the least significant bit of the second byte forms the 9th bit data. The remaining 7 bits of the second byte are discarded. The wide mode can be enabled via the WIDE\_MODE register at address 0xD02.

#### 1.3.2 Receiver

The receiver consists of a 384-byte RX FIFO and a Receive Shift Register (RSR). Data that is received in the RSR via the RX pin is transferred into the RX FIFO along with any error tags such as Framing, Parity, Break and Overrun errors. Data from the RX FIFO can be sent to the USB host by sending a bulk-in packet.

If the wide mode is not enabled, then 7 or 8 bits of data are transferred without any error tags (including parity) to the USB host. In 9-bit data mode, the B1411 will forward only 8 bit data to the USB host and the 9th bit of the character will be dropped.

FIGURE 3. RECEIVE DATA FORMAT



#### 1.3.2.1 Wide mode Receive

In wide mode, the B1411 receives a 7, 8 or 9 bit character and then forwards the character along with 3 associated error bits to the USB host in two bytes. If data is 7 or 8 bits, a parity bit is also received and checked. If data is 9 bits, no parity is checked. The 9th bit of data is in bit position 0 along with the 3 error bits, break, frame error and overrun error flags in bit positions 1, 2 & 3 respectively. In wide mode, the error flags are tied to the character that they accompany. The wide mode can be enabled via the WIDE\_MODE register at address 0xD02.

Error flags are also available from the ERROR\_STATUS register and the interrupt packet, however these flags are historical flags indicating that an error has occurred since the previous request. Therefore, no conclusion can be drawn as to which specific byte(s) may have contained an actual error in this manner.



#### 1.3.3 GPIO

Each UART has 6 GPIO pins. By default, the GPIO pins are used as general purpose I/Os. However, they can also be configured to add additional features such as Auto RTS/CTS Flow control, Auto DTR/DSR Flow Control or Transceiver Enable Control. Both GPIO modes 3 and 4 may be used to automatically assert GPIO5 as a transceiver enable. See Table 7 for the register control and details of GPIO modes. Note that settings in the GPIO mode register should coordinate with settings in the Flow Control mode register described in "Section 1.3.4, Flow Control" on page 7. Not all combinations of these two registers will be valid. See "Section 1.3.5, Multidrop mode with address matching" on page 8 for more details regarding Rx address matching.

#### 1.3.4 Flow Control

The B1411 can perform both hardware and software flow control. Software flow control is selected by flow control mode 2. Hardware flow control can either be RTS/CTS or DTR/DSR controlled and is selected by flow control mode 1. See Table 6 for the register control and details of flow control modes. The following sections describe the three types of flow control which may be used.

#### 1.3.4.1 Automatic RTS/CTS Hardware Flow Control

GPIO5 and GPIO4 of the UART channel can be enabled as the RTS# and CTS# signals for Auto RTS/CTS flow control when GPIO\_MODE[2:0] = '001'. Automatic RTS flow control is used to prevent data overrun errors in local RX FIFO by de-asserting the RTS signal to the remote UART. When there is room in the RX FIFO, the RTS pin will be re-asserted. Automatic CTS flow control is used to prevent data overrun to the remote RX FIFO. The CTS# input is monitored to suspend/restart the local transmitter (refer to Figure 4):

FIGURE 4. AUTO RTS AND CTS FLOW CONTROL OPERATION





#### 1.3.4.2 Automatic DTR/DSR Hardware Flow Control

Auto DTR/DSR hardware flow control behaves the same as the Auto RTS/CTS hardware flow control described above except that it uses the DTR# and DSR# signals. GPIO3 and GPIO2 become DTR# and DSR#, respectively, when GPIO MODE[2:0] = '010' and FLOW CONTROL[2:0] = '001'.

#### 1.3.4.3 Automatic XON/XOFF Software Flow Control

When software flow control is enabled, the B1411 compares the receive data characters with the programmed Xon or Xoff characters. If the received character matches the programmed Xoff character, the B1411 will halt transmission as soon as the current character has completed transmission. Data transmission is resumed when a received character matches the Xon character. Software flow control is enabled when FLOW CONTROL[2:0] = '010'.

#### 1.3.5 Multidrop mode with address matching

The B1411 device has two address matching modes which are also set by the flow mode control register using modes 3 and 4. These modes are intended for a multi-drop network application. In these modes, the XON\_CHAR register holds a unicast address and the XOFF\_CHAR holds a multicast address. A unicast address is used by a transmitting master to broadcast an address to all attached slave devices that is intended for only one slave device. A multicast address is used to broadcast an address intended for more than one recipient device. Each attached slave device should have a unique unicast address value stored in the XON\_CHAR register, while multiple slaves may have the same multicast address stored in the XOFF\_CHAR register. An address match occurs when an address byte (9th bit or parity bit is '1') is received that matches the value stored in either the XON CHAR or XOFF CHAR register.

#### 1.3.5.1 Receiver

If an address match occurs in either flow control mode 3 or 4, the address byte will not be loaded into the RX FIFO, but all subsequent data bytes will be loaded into the RX FIFO. The UART Receiver will automatically be disabled when an address byte is received that does not match the values in the XON\_CHAR or XOFF\_CHAR register.

#### 1.3.5.2 Transmitter

In flow control mode 3, the UART transmitter will transmit irrespective of the Rx address match. In flow control mode 4, the UART will only transmit following an Rx address match.

#### 1.3.6 Programmable Turn-Around Delay

By default, the GPIO5/RTS# pin will be de-asserted immediately after the stop bit of the last byte has been shifted. However, this may not be ideal for systems where the signal needs to propagate over long cables. Therefore, the de-assertion of GPIO5/RTS# pin can be delayed from 1 to 15 bit times via the XCVR EN DELAY register to allow for the data to reach distant UARTs.

## 1.3.7 Half-Duplex Mode

Half-duplex mode is enabled when FLOW\_CONTROL[3] = 1. In half duplex mode, the UART will ignore any data on the RX input when the UART is transmitting data.

#### 1.3.8 Rx FIFO Low Latency

In normal operation all bulk-in transfers will be of maxPacketSize (64) bytes to improve throughput and to minimize host processing. However, in some cases where the baud rate is low this increases latency unacceptably. The Low Latency register bit will be automatically set from CDC\_ACM\_IF\_SET\_LINE\_CODING command based whenever the baud rate is less than 40961 bps or alternately a custom driver may set the RX\_FIFO\_LOW\_LATENCY register bit to force RX data to be delivered without delay.



#### 1.3.9 Remote Wakeup

If the B1411 device has entered the Suspend state, the GPIO0/RI# pin can be used to request that the host exit the Suspend state. A high to low transition on this pin will cause the device to signal a remote wakeup request to the host via a custom driver. Note that the standard CDC-ACM driver does not support this feature.

In order for the remote wakeup to work, several things must be properly configured. First, the GPIO0/RI# pin must be configured as an input. Additionally, the B1411 device must have the remote wakeup feature support indicated in the USB attributes - See "Section 3.2.1.11, USB\_ATTRIBUTES (Read / Write OTP)" on page 25. Lastly, the host must detect the B1411 support for remote wake up and enable this feature. Note that per USB standard, any remote wakeup signaling to the host will be suppressed for the first 5 ms after the device enters the suspend state.

#### 1.4 OTP

The OTP is an on-chip non-volatile memory, that is incrementally one-time programmable via the USB interface. The OTP is divided into 2 portions. The lower half, from address 0x0 to 0xFF has an unprogrammed state of 0x00. The upper half from locations 0x100 to 0x1FF has an unprogrammed state of 0xFF. Bit locations within the memory may be programmed at various times allowing for customization of the B1411 UART device. Some bits are pre-programmed at the factory and caution must be taken not to program any locations except those user defined addersses given in this data sheet.

The OTP memory contains user programmable locations for customer vendor and product ID and device attributes. Table 11 lists all of the OTP memory contents.



# 2.0 USB CONTROL COMMANDS

The following table shows all of the USB Control Commands that are supported by the B1411. Commands include standard USB commands, CDC-ACM commands and custom Exar commands. .

TABLE 2: SUPPORTED USB CONTROL COMMANDS

| NAME                                     | REQUEST<br>TYPE | REQUEST | VA                 | LUE        | IND                 | EX   | LEN              | IGTH       | DESCRIPTION                                     |  |
|------------------------------------------|-----------------|---------|--------------------|------------|---------------------|------|------------------|------------|-------------------------------------------------|--|
| DEV GET_STATUS                           | 0x80            | 0       | 0                  | 0          | 0                   | 0    | 2                | 0          | Device: remote wake-up + self-powered           |  |
| IF GET_STATUS                            | 0x81            | 0       | 0                  | 0          | 0, 1                | 0    | 2                | 0          | Interface: zero                                 |  |
| EP GET_STATUS                            | 0x82            | 0       | 0                  | 0          | 0,1,<br>129,<br>133 | 0    | 2                | 0          | Endpoint: halted                                |  |
| DEV CLEAR_FEATURE                        | 0x00            | 1       | 1                  | 0          | 0                   | 0    | 0                | 0          | Device remote wake-up                           |  |
| EP CLEAR_FEATURE                         | 0x02            | 1       | 0                  | 0          | 0,1,<br>129,<br>133 | 0    | 0                | 0          | Endpoint halt                                   |  |
| DEV SET_FEATURE                          | 0x00            | 3       | 1                  | 0          | 0                   | 0    | 0                | 0          | Device remote wake-up                           |  |
| DEV SET_FEATURE                          | 0x00            | 3       | 2                  | 0          | 0                   | test | 0                | 0          | Test mode - factory use only                    |  |
| EP SET_FEATURE                           | 0x02            | 3       | 0                  | 0          | 1,<br>129,<br>133   | 0    | 0                | 0          | Endpoint halt                                   |  |
| SET_ADDRESS                              | 0x00            | 5       | addr               | 0          | 0                   | 0    | 0                | 0          |                                                 |  |
| GET_DESCRIPTOR                           | 0x80            | 6       | 0                  | 1          | 0                   | 0    | len<br>LSB       | len<br>MSB | Device descriptor                               |  |
| GET_DESCRIPTOR                           | 0x80            | 6       | 0                  | 2          | 0                   | 0    | len<br>LSB       | len<br>MSB | Configuration descriptor                        |  |
| GET_DESCRIPTOR                           | 0x80            | 6       | 0                  | 3          | 0                   | 0    | len<br>LSB       | len<br>MSB | String descriptor                               |  |
| GET_CONFIGURATION                        | 0x80            | 8       | 0                  | 0          | 0                   | 0    | 1                | 0          |                                                 |  |
| SET_CONFIGURATION                        | 0x00            | 9       | n                  | 0          | 0                   | 0    | 0                | 0          | n = 0,1                                         |  |
| GET_INTERFACE                            | 0x81            | 10      | 0                  | 0          | 0-1                 | 0    | 1                | 0          |                                                 |  |
| CDC_ACM_IF<br>SET_LINE_CODING            | 0x21            | 32      | 0                  | 0          | 0                   | 0    | 7<br>(Note<br>1) | 0          | Set the UART baud rate, parity, stop bits, etc. |  |
| CDC_ACM_IF<br>GET_LINE_CODING            | 0xA1            | 33      | 0                  | 0          | 0                   | 0    | 7                | 0          | Get the UART baud rate, parity, stop bits, etc. |  |
| CDC_ACM_IF<br>SET_CONTROL_LINE_<br>STATE | 0x21            | 34      | val<br>(Note<br>2) | 0          | 0                   | 0    | 0                | 0          | Set UART control lines                          |  |
| CDC_ACM_IF<br>SEND_BREAK                 | 0x21            | 35      | val<br>LSB         | val<br>MSB | 0                   | 0    | 0                | 0          | Send a break for the speci-<br>fied duration    |  |



TABLE 2: SUPPORTED USB CONTROL COMMANDS

| NAME       | REQUEST<br>TYPE | REQUEST | VA         | LUE        | IND                           | INDEX                         |   | GTH | DESCRIPTION                                                                                                       |
|------------|-----------------|---------|------------|------------|-------------------------------|-------------------------------|---|-----|-------------------------------------------------------------------------------------------------------------------|
| XR_SET_REG | 0x40            | 0       | val<br>LSB | val<br>MSB | regis-<br>ter<br>addr.<br>LSB | regis-<br>ter<br>addr.<br>MSB | 0 | 0   | Exar custom command: set<br>one 12-bit register<br>val: 12-bit register value<br>register address: see<br>Table 5 |
| XR_GET_REG | 0xC0            | 1       | 0          | 0          | regis-<br>ter<br>addr.<br>LSB | regis-<br>ter<br>addr.<br>MSB | 2 | 0   | Exar custom register: get one 12-bit register register address: see  Table 5                                      |

Note: 1) Line coding length field are defined in Table 3

Note: 2) Control Signal Bitmap values for SetControlLineState are defined in Table 4

TABLE 3: SET\_LINE\_CODING

| OFFSET | FIELD       | Size | VALUE  | DESCRIPTION                                                                         |
|--------|-------------|------|--------|-------------------------------------------------------------------------------------|
| 0      | dwDTERate   | 4    | Number | Data terminal rate, in bits per second                                              |
| 4      | bCharFormat | 1    | Number | Stop bits:  0 = 1 Stop bit  2 = 1 Stop bits  (1.5 stop bits not supported in B1411) |
| 5      | bParityType | 1    | Number | Parity: 0 = None 1 = Odd 2 = Even 3 = Mark 4 = Space                                |
| 6      | bDataBits   | 1    | Number | Data bits (7, 8 or 9)                                                               |

TABLE 4: SET\_CONTROL\_LINE\_STATE

| BIT POSITION | DESCRIPTION                                                                                                                                                                                                                            |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15D2        | Reserved (Reset to zero)                                                                                                                                                                                                               |
| D1           | Carrier control for half duplex modems. This signal corresponds to RS-232 signal RTS.  0 = Deactivate carrier (Clear RTS)  1 = Activate carrier (Set RTS)  The device ignores the value of this bit when operating in full duplex mode |
| D0           | Indicates to DCE if DTE is present or not. This signal corresponds to RS-232 signal DTR.  0 = Not present (Clear DTR)  1 = Present (Set DTR)                                                                                           |



#### 3.0 REGISTER SET DESCRIPTION

The internal register set of the B1411 controls the UART channel functionality, basic functionality of the FIFOs, OTP controls, as well as registers associated with the processing of driver commands. These registers are accessible via the USB interface using the XR\_SET\_REG and XR\_GET\_REG USB commands. Note that the UART\_ENABLE register should be used to disable the UART prior to any register write and re-enable the UART following any single or sequence of register writes. Several exceptions are the GPIO\_SET and GPIO\_CLEAR registers as well as the TX\_BREAK and ERROR\_STATUS registers. The UART does not need to be disabled when writing these four registers.

## 3.1 B1411 Register Map

TABLE 5: B1411 REGISTERS

| Address | REGISTER NAME              | Віт-11 | Віт-<br>10 | Віт-9 | Віт-8 | Віт-7           | Віт-6                 | Віт-5           | Віт-4                 | Віт-3                                       | Віт-2     | Віт-1             | Віт-0               |  |
|---------|----------------------------|--------|------------|-------|-------|-----------------|-----------------------|-----------------|-----------------------|---------------------------------------------|-----------|-------------------|---------------------|--|
| 0X20D   | CUSTOM_DRIVER              | 0      | 0          | 0     | 0     | 0               | 0                     | 0               | 0                     | 0                                           | 0         | 0                 | ACTI<br>VE          |  |
| 0x216   | CDC_ACM_FLOW<br>_CONTROL   | 0      | 0          | 0     | 0     | 0               | 0                     | 0               | 0                     | Half-<br>Duplex                             | Flow      | Control<br>Select | ntrol Mode<br>elect |  |
| 0x217   | CDC_ACM_GPIO_<br>MODE      | 0      | 0          | 0     | 0     | 0               | 0                     | 0               | 0                     | XCVR<br>Enable<br>Polarity                  | Мо        | ode Sele          | ect                 |  |
| 0x218   | CDC_ACM_GPIO_<br>DIRECTION | 0      | 0          | 0     | 0     | 0               | 0                     | GPIO<br>5       | GPIO<br>4             | GPIO<br>3                                   | GPIO<br>2 | GPIO<br>1         | GPIO<br>0           |  |
| 0x219   | CDC_ACM_GPIO_I<br>NT_MASK  | 0      | 0          | 0     | 0     | 0               | 0                     | GPIO<br>5       | GPIO<br>4             | GPIO<br>3                                   | GPIO<br>2 | GPIO<br>1         | GPIO<br>0           |  |
| 0XC00   | UART_ENABLE                | 0      | 0          | 0     | 0     | 0               | 0                     | 0               | 0                     | 0                                           | 0         | RX                | TX                  |  |
| 0xC06   | FLOW_CONTROL               | 0      | 0          | 0     | 0     | 0               | 0                     | 0               | 0                     | Half-<br>Duplex Flow Control Mode<br>Select |           | Mode              |                     |  |
| 0xC07   | XON_CHAR                   | 0      | 0          | 0     | 0     | Bit-7           | Bit-6                 | Bit-5           | Bit-4                 | Bit-3                                       | Bit-2     | Bit-1             | Bit-0               |  |
| 0xC08   | XOFF_CHAR                  | 0      | 0          | 0     | 0     | Bit-7           | Bit-6                 | Bit-5           | Bit-4                 | Bit-3                                       | Bit-2     | Bit-1             | Bit-0               |  |
| 0xC09   | ERROR_STATUS               | 0      | 0          | 0     | 0     | Break<br>Status | Over-<br>run<br>Error | Parity<br>Error | Fram-<br>ing<br>Error | Break<br>Error                              | 0         | 0                 | 0                   |  |
| 0xC0A   | TX_BREAK                   | Bit-11 | Bit-10     | Bit-9 | Bit-8 | Bit-7           | Bit-6                 | Bit-5           | Bit-4                 | Bit-3                                       | Bit-2     | Bit-1             | Bit-0               |  |
| 0xC0B   | XCVR_EN_DELAY              | 0      | 0          | 0     | 0     | 0               | 0                     | 0               | 0                     |                                             | Del       | ay                |                     |  |
| 0xC0C   | GPIO_MODE                  | 0      | 0          | 0     | 0     | 0               | 0                     | 0               | 0                     | XCVR<br>Enable<br>Polarity                  | Мо        | ode Sele          | ect                 |  |
| 0xC0D   | GPIO_DIRECTION             | 0      | 0          | 0     | 0     | 0               | 0                     | GPIO<br>5       | GPIO<br>4             | GPIO<br>3                                   | GPIO<br>2 | GPIO<br>1         | GPIO<br>0           |  |
| 0xC0E   | GPIO_SET                   | 0      | 0          | 0     | 0     | 0               | 0                     | GPIO<br>5       | GPIO<br>4             | GPIO<br>3                                   | GPIO<br>2 | GPIO<br>1         | GPIO<br>0           |  |
| 0xC0F   | GPIO_CLEAR                 | 0      | 0          | 0     | 0     | 0               | 0                     | GPIO<br>5       | GPIO<br>4             | GPIO<br>3                                   | GPIO<br>2 | GPIO<br>1         | GPIO<br>0           |  |
| 0xC10   | GPIO_STATUS                | 0      | 0          | 0     | 0     | 0               | 0                     | GPIO<br>5       | GPIO<br>4             | GPIO<br>3                                   | GPIO<br>2 | GPIO<br>1         | GPIO<br>0           |  |



#### TABLE 5: B1411 REGISTERS

| Address | REGISTER NAME           | Віт-11 | Віт-<br>10 | Віт-9 | Віт-8 | Віт-7 | Віт-6 | Віт-5     | Віт-4     | Віт-3     | Віт-2       | Віт-1       | Віт-0     |
|---------|-------------------------|--------|------------|-------|-------|-------|-------|-----------|-----------|-----------|-------------|-------------|-----------|
| 0xC11   | GPIO_INT_MASK           | 0      | 0          | 0     | 0     | 0     | 0     | GPIO<br>5 | GPIO<br>4 | GPIO<br>3 | GPIO<br>2   | GPIO<br>1   | GPIO<br>0 |
| 0xC12   | CUSTOMIZED_INT          | 0      | 0          | 0     | 0     | 0     | 0     | 0         | 0         | 0         | 0           | 0           | EN        |
| 0xC14   | PIN_PULLUP_EN 0 0       |        | 0          | 0     | 0     | TX    | RX    | GPIO<br>5 | GPIO<br>4 | GPIO<br>3 | GPIO<br>2   | GPIO<br>1   | GPIO<br>0 |
| 0xC15   | PIN_PULLDOWN_<br>EN     | 0      | 0          | 0     | 0     | TX    | RX    | GPIO<br>5 | GPIO<br>4 | GPIO<br>3 | GPIO<br>2   | GPIO<br>1   | GPIO<br>0 |
| 0xC16   | LOOPBACK                | 0      | 0          | 0     | 0     | 0     | 0     | 0         | 0         | 0         | DTR_<br>DSR | RTS_<br>CTS | TX_<br>RX |
| 0XC80   | TX_FIFO_RESET           | 0      | 0          | 0     | 0     | 0     | 0     | 0         | 0         | 0         | 0           | 0           | TX        |
| 0xC81   | TX_FIFO_COUNT           | 0      | 0          | 0     | 0     |       |       |           | СО        | UNT       |             |             |           |
| 0XCC0   | RX_FIFO_RESET           | 0      | 0          | 0     | 0     | 0     | 0     | 0         | 0         | 0         | 0           | 0           | RX        |
| 0xCC1   | RX_FIFO_COUNT           | 0      | 0          | 0     |       | COUNT |       |           |           |           |             |             |           |
| 0xCC2   | RX_FIFO_LOW_LA<br>TENCY | 0      | 0          | 0     | 0     | 0     | 0 0   |           | 0         | 0         | 0           | 0           | EN        |
| 0xD02   | WIDE_MODE               | 0      | 0          | 0     | 0     | 0     | 0     | 0         | 0         | 0         | 0           | 0           | EN        |

#### 3.1.1 B1411 Register Descriptions

Note that all register reset default values are '0' unless otherwise specified.

#### 3.1.1.1 CUSTOM DRIVER (Write Only)

## CUSTOM\_DRIVER[0]: Active

This register holds the flag to determine which device driver is used (custom or CDC driver). For proper operation, a custom driver must set the ACTIVE bit prior to sending any of the 4 CDC\_ACM commands that the B1411 supports.

- Logic 0 = Informs the B1411 that the standard CDC\_ACM driver is being used. Values from the CDC ACM xxx xxxx registers will be loaded into their non-CDC ACM equivalents.
- Logic 1 = Informs the B1411 that a custom driver is being used. Values from CDC\_ACM\_xxx\_xxxx registers are not used.

#### CUSTOM\_DRIVER[11:1]: Reserved

These bits are reserved and should remain '0'.

#### 3.1.1.2 CDC ACM FLOW CONTROL Register Description (Read / Write)

The contents of this register, if programmed, are used to overwrite the FLOW\_CONTROL register at address 0xC06 when a CDC command is sent from a standard CDC-ACM driver to the B1411 device. Note that this register can only be programmed from the OTP. Since a standard CDC\_ACM driver is unaware of UART registers in the B1411, this register may be utilized to program UART settings from power-up. When a custom driver is used, the custom driver should program these settings directly into the FLOW\_CONTROL register.

Bit fields in this register are the same as those in the FLOW\_CONTROL register. Refer to "Section 3.1.1.7, FLOW CONTROL Register Description (Read / Write)" on page 15.



#### 3.1.1.3 CDC\_ACM\_GPIO\_MODE Register Description (Read / Write)

The contents of this register, if programmed, are used to overwrite the GPIO\_MODE register at address 0xC0C when a CDC command is sent from a standard CDC-ACM driver to the B1411 device. Note that this register can only be programmed from the OTP. Since a standard CDC\_ACM driver is unaware of UART registers in the B1411, this register may be utilized to program UART settings from power-up. When a custom driver is used, the custom driver should program these settings directly into the GPIO\_MODE register.

Bit fields in this register are the same as those in the GPIO\_MODE register. Refer to "Section 3.1.1.13, GPIO\_MODE Register Description (Read / Write)" on page 17.

#### 3.1.1.4 CDC\_ACM\_GPIO\_DIRECTION Register Description (Read / Write)

The contents of this register, if programmed, are used to overwrite the GPIO\_DIRECTION register at address 0xC0D when a CDC command is sent from a standard CDC-ACM driver to the B1411 device. Note that this register can only be programmed from the OTP. Since a standard CDC\_ACM driver is unaware of UART registers in the B1411, this register may be utilized to program UART settings from power-up. When a custom driver is used, the custom driver should program these settings directly into the GPIO\_DIRECTION register.

Bit fields in this register are the same as those in the GPIO\_DIRECTION register. Refer to "Section 3.1.1.14, GPIO\_DIRECTION Register Description (Read / Write)" on page 17.

#### 3.1.1.5 CDC\_ACM\_GPIO\_INT\_MASK Register Description (Read / Write)

The contents of this register, if programmed, are used to overwrite the GPIO\_INT\_MASK register at address 0xC11 when a CDC command is sent from a standard CDC-ACM driver to the B1411 device. Note that this register can only be programmed from the OTP. Since a standard CDC\_ACM driver is unaware of UART registers in the B1411, this register may be utilized to program UART settings from power-up. When a custom driver is used, the custom driver should program these settings directly into the GPIO\_INT\_MASK register.

Bit fields in this register are the same as those in the GPIO\_INT\_MASK register. Refer to "Section 3.1.1.18, GPIO\_INT\_MASK Register Description (Read / Write)" on page 18.

#### 3.1.1.6 UART\_ENABLE Register Description (Read / Write)

Ensure that both UART Tx and UART Rx are disabled before writing to any other UART registers except for the GPIO\_SET, GPIO\_CLEAR and Tx Break registers.

#### UART ENABLE[0]: Enable UART TX

- Logic 0 = UART TX disabled.
- Logic 1 = UART TX enabled.

#### **UART\_ENABLE[1]: Enable UART RX**

- Logic 0 = UART RX disabled.
- Logic 1 = UART RX enabled.

## UART\_ENABLE[11:2]: Reserved

These bits are reserved and should remain '0'.



#### 3.1.1.7 FLOW\_CONTROL Register Description (Read / Write)

These registers select the flow control mode. These registers should only be written to when the UART is disabled. Writing to the FLOW\_CONTROL register when the UART is enabled will result in undefined behavior.

#### FLOW\_CONTROL[2:0]: Flow control mode select

TABLE 6: FLOW CONTROL MODE SELECTION

| Mode | Віт-2 | Віт-1 | Віт-0 | MODE DESCRIPTION                                                                                |  |  |  |
|------|-------|-------|-------|-------------------------------------------------------------------------------------------------|--|--|--|
| 0    | 0     | 0     | 0     | No flow control, no address matching.                                                           |  |  |  |
| 1    | 0     | 0     | 1     | HW flow control enabled. Auto RTS/CTS or DTR/DSR must be selected by GPIO_MODE.                 |  |  |  |
| 2    | 0     | 1     | 0     | SW flow control enabled                                                                         |  |  |  |
| 3    | 0     | 1     | 1     | Multidrop mode - RX only after address match, TX independent. (Typically used with GPIO_MODE 3) |  |  |  |
| 4    | 1     | 0     | 0     | Multidrop mode - RX / TX only after address match. (Typically used with GPIO_MODE 4)            |  |  |  |

# FLOW\_CONTROL[3]: Half-Duplex Mode

- Logic 0 = Normal (full-duplex) mode. The UART can transmit and receive data at the same time.
- Logic 1 = Half-duplex Mode. In half-duplex mode, any data on the RX pin is ignored when the UART is transmitting data.

#### FLOW\_CONTROL[11:4]: Reserved

These bits are reserved and should remain '0'.

#### 3.1.1.8 XON\_CHAR Register Description (Read / Write - Default 0x17)

The XON\_CHAR stores the XON character that is used in the Automatic Software Flow control.

#### XON CHAR[7:0]: XON Character

In Automatic Software Flow control mode, the UART will resume data transmission when the XON character has been received.

For behavior in the Address Match mode, see "Section 1.3.5, Multidrop mode with address matching" on page 8.

#### XON CHAR[11:8]: Reserved

These bits are reserved and should remain '0'.

#### 3.1.1.9 XOFF\_CHAR Register Description (Read / Write - Default 0x19)

The XOFF CHAR stores the XOFF character that is used in the Automatic Software Flow control.

#### XOFF\_CHAR[7:0]: XOFF Character

In Automatic Software Flow control mode, the UART will suspend data transmission when the XOFF character has been received.

For behavior in the Address Match mode, see "Section 1.3.5, Multidrop mode with address matching" on page 8.

#### XOFF CHAR[11:8]: Reserved

These bits are reserved and should remain '0'.



#### 3.1.1.10 ERROR STATUS Register Description - Read-clear

This register reports any historical errors that have occurred on the line such as break, framing, parity and overrun. Note that these errors cannot be directly associated with any bytes within the Rx FIFO. For diagnostic purposes, the WIDE\_MODE can be enabled. In this mode, errors are real time, i.e. are directly associated with the current byte.

#### ERROR\_STATUS[2:0]: Reserved

These bits are reserved. Any values read from these bits should be ignored.

## ERROR\_STATUS[3]: Break error

- Logic 0 = No break condition
- Logic 1 = A break condition has been detected (clears after read).

#### ERROR\_STATUS[4]: Framing Error

- Logic 0 = No framing error
- Logic 1 = A framing error has been detected (clears after read). A framing error occurs when a stop bit is not present when it is expected.

#### ERROR\_STATUS[5]: Parity Error

- Logic 0 = No parity error
- Logic 1 = A parity error has been detected (clears after read).

#### ERROR\_STATUS[6]: Overrun Error

- Logic 0 = No overrun error
- Logic 1 = An overrun error has been detected (clears after read). An overrun error occurs when the RX FIFO
  is full and another byte of data is received.

#### ERROR\_STATUS[7]: Break Status

- Logic 0 = Break condition is no longer present.
- Logic 1 = Break condition is currently being detected.

#### ERROR STATUS[11:8]: Reserved

• These bits are reserved and should remain '0'.

#### 3.1.1.11 TX\_BREAK Register Description (Read / Write)

Writing a value between 1 and 0xFFE to this register causes a break condition to be generated continuously until the register is cleared. The register decrements at 1 ms intervals until the count is zero. If another non-zero value, other than 0xFFF is written to the TX\_BREAK register before the counter decrements to zero, the decrement continues from the newly written value. A value of 0xFFF will cause the break condition to be generated until a different value is written to the register.

If data is being shifted out of the TX pin, the data will be completely shifted out before the break condition is generated.

Note that the break condition may be delayed by up to 1 ms following the write of the TX\_BREAK register. Additionally, the break condition may persist for up to 2 bit times after the counter has decremented to zero.

#### 3.1.1.12 XCVR\_EN\_DELAY Register Description (Read / Write)

#### XCVR EN DELAY[3:0]: Turn-around delay

This is the number of bit times to wait before changing the direction of the transceiver from transmit to receive when auto-transceiver control is enabled.

REV. 1.1.0

#### XCVR\_EN\_DELAY[11:4]: Reserved

These bits are reserved and should be '0'.

#### 3.1.1.13 GPIO\_MODE Register Description (Read / Write)

#### **GPIO\_MODE[2:0]: GPIO Mode Select**

There are 4 modes of operation for the GPIOs. The descriptions can be found in "Section 1.3, UART" on page 5.

**TABLE 7: GPIO MODES** 

| BITS<br>[2:0] | GPIO0 | GPIO1 | GPIO2 | GPIO3 | GPIO4 | GPIO5          | Mode Description                                                                      |
|---------------|-------|-------|-------|-------|-------|----------------|---------------------------------------------------------------------------------------|
| 000           | GPIO0 | GPIO1 | GPIO2 | GPIO3 | GPIO4 | GPIO5          | GPIO Mode, All GPIO pins available as GPIO                                            |
| 001           | GPIO0 | GPIO1 | GPIO2 | GPIO3 | CTS#  | RTS#           | GPIO4 and GPIO5 used for Auto RTS/CTS HW Flow Control                                 |
| 010           | GPIO0 | GPIO1 | DSR#  | DTR#  | GPIO4 | GPIO5          | GPIO2 and GPIO3 used for Auto DTR/DSR HW Flow Control                                 |
| 011           | GPIO0 | GPIO1 | GPIO2 | GPIO3 | GPIO4 | XCVR<br>Enable | GPIO5 used for Auto Transceiver Enable during Transmit                                |
| 100           | GPIO0 | GPIO1 | GPIO2 | GPIO3 | GPIO4 | XCVR<br>Enable | GPIO5 used for Auto Transceiver Enable after address match (See FLOW_CONTROL mode 4). |

#### **GPIO\_MODE**[3]: Transceiver Enable Polarity

- Logic 0 = GPIO5 Low for TX
- Logic 1 = GPIO5 High for TX

#### GPIO\_MODE[11:4]: Reserved

These register bits are reserved. When writing to these bits, the value should be '0'. When reading from these bits, they are undefined and should be ignored.

#### 3.1.1.14 GPIO DIRECTION Register Description (Read / Write)

This register controls the direction of each GPIO unless the pin usage is defined by the GPIO MODE register.

#### GPIO DIRECTION[5:0]: GPIOx Direction

- Logic 0 = GPIOx is an input.
- Logic 1 = GPIOx is an output.

# GPIO\_DIRECTION[11:6]: Reserved

These register bits are reserved and should be '0'.

#### 3.1.1.15 GPIO SET Register Description (Read / Write)

Writing a '1' in this register sets the corresponding GPIO output high. Writing a '0' in this register sets the corresponding GPIO output low. For GPIO pins configured as an input via the GPIO\_DIRECTION register this register has no effect. Bits 11-6 are unused and should be '0'.

#### 3.1.1.16 GPIO CLEAR Register Description (Read / Write)

Writing a '1' in this register clears the corresponding GPIO output low. Writing a '0' to a bit has no effect. Bits 11-6 are unused and should be '0'.

REV. 1.1.0

#### 3.1.1.17 GPIO\_STATUS Register Description (Read Only)

This register reports the current state of each of the GPIO pins.

#### 3.1.1.18 GPIO\_INT\_MASK Register Description (Read / Write)

Dictates whether a change in GPIO pin state causes the device to generate a USB interrupt packet. In either case, the GPIO status register will still report the pin's state when read, and if an interrupt packet is formed due to other interrupt trigger, the interrupt packet will contain the current state of the pin.

#### GPIO INT MASK[5:0]: GPI0[5:0]

- Logic 0 = A change in the pin's state causes the device to generate an interrupt packet.
- Logic 1 = A change in the pin's state does not cause the device to generate an interrupt packet.

#### GPIO\_INT\_MASK[11:6]: Reserved

• These bits are reserved and should remain '0'.

#### 3.1.1.19 CUSTOMIZED\_INT Register Description (Read / Write)

Enables the customized interrupt packet format to report all GPIO status in the interrupt packet.

#### CUSTOMIZED\_INT[0]: Enable

- Logic 0 = Use standard interrupt packet. See Table 9
- Logic 1 = Use customized interrupt packet. See Table 10

#### CUSTOMIZED\_INT[11:1]: Reserved

• These bits are reserved and should remain '0'.

**TABLE 8: INTERRUPT PACKET FORMAT** 

| OFFSET | FIELD         | SIZE<br>(BYTES) | Value                                                  | DESCRIPTION                                                                                                                                |
|--------|---------------|-----------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | bmRequestType | 1               | 8'b10100001                                            | D7 = Device-to-host direction D6:5 = Class Type D4-0: = Interface Recipient                                                                |
| 1      | bNotification | 1               | 8'h20                                                  | Defined encoding for SERIAL_STATE                                                                                                          |
| 2      | wValue        | 2               | 16'h0000                                               |                                                                                                                                            |
| 4      | wIndex        | 2               | 16'h0000                                               | D15-8 = Reserved (0) D7-0 = Interface number, 8'h00 for the CDC Command Interface                                                          |
| 6      | wLength       | 2               | 16'h0002                                               | 2 bytes of transferred data                                                                                                                |
| 8      | Data          | 2               | Standard<br>int_status<br>(See Table 9 or<br>Table 10) | D15-7 = Reserved (0) D6 = bOverRun D5 = bParity D4 = bFraming D3 = bRingSignal (RI) D2 = bBreak D1 = bTxCarrier (DSR) D0 = bRxCarrier (CD) |

TABLE 9: DATA FIELD OF STANDARD INTERRUPT PACKET

| Вітѕ  | FIELD       | DESCRIPTION                                                                                                                |
|-------|-------------|----------------------------------------------------------------------------------------------------------------------------|
| D15D7 |             | Reserved (future use)                                                                                                      |
| D6    | bOverRun    | Received data has been discarded due to overrun in the device.                                                             |
| D5    | bParity     | A parity error has occured.                                                                                                |
| D4    | bFraming    | A framing error has occured.                                                                                               |
| D3    | bRingSignal | State of ring signal detection of the device.                                                                              |
| D2    | bBreak      | State of break detection mechanism of the device.                                                                          |
| D1    | bTxCarrier  | State of transmission carrier. This signal corresponds to V.24 signal 106 and RS-232 signal DSR.                           |
| D0    | bRxCarrier  | State of receiver carrier detection mechanism of device. This signal corresponds to V.24 signal 109 and RS-232 signal DCD. |

If the Exar vendor specific packet mapping is enabled then the data field also includes interrupt status for all of the UART / GPIO pins as follows:

TABLE 10: DATA FIELD OF CUSTOMIZED INTERRUPT PACKET - EXAR VENDOR SPECIFIC

| BIT(S) | FIELD | DESCRIPTION      |
|--------|-------|------------------|
| 15     | D15   | Reserved (0)     |
| 14     | D14   | bGPIO5 (RTS)     |
| 13     | D13   | bGPIO4 (CTS)     |
| 12     | D12   | bGPIO3 (DTR)     |
| 11     | D11   | bGPIO0 (RI)      |
| 10     | D10   | Reserved (0)     |
| 9      | D9    | bGPIO2 (DSR)     |
| 8      | D8    | bGPIO1 (CD)      |
| 7      | D7    | Reserved (0)     |
| 6      | D6    | bOverRun         |
| 5      | D5    | bParity          |
| 4      | D4    | bFraming         |
| 3      | D3    | bRingSignal (RI) |
| 2      | D2    | bBreak           |
| 1      | D1    | bTxCarrier (DSR) |
| 0      | D0    | bRxCarrier (CD)  |



#### 3.1.1.20 PIN PULLUP EN Register Description (Read / Write)

#### PIN\_PULLUP\_EN[5:0]: GPI0[5:0]

Enables internal pullup feature on the selected GPIO pins

- Logic 0 = Disable pullup on the corresponding pin.
- Logic 1 = Enable pullup on the corresponding pin Caution: Do not enable pulldown simultaneously

#### PIN\_PULLUP\_EN[6]: UART Rx

Enables internal pullup feature on the UART Rx pin

- Logic 0 = Disable pullup on the corresponding pin.
- Logic 1 = Enable pullup on the corresponding pin Caution: Do not enable pulldown simultaneously

## PIN\_PULLUP\_EN[7]: UART Tx

Enables internal pullup feature on the UART Tx pin

- Logic 0 = Disable pullup on the corresponding pin.
- Logic 1 = Enable pullup on the corresponding pin Caution: Do not enable pulldown simultaneously

#### PIN\_PULLUP\_EN[11:8]: Reserved

• These bits are reserved and should remain '0'.

#### 3.1.1.21 PIN PULLDOWN EN Register Description (Read / Write)

#### PIN PULLDOWN EN[5:0]: GPI0[5:0]

Enables internal pulldown feature on the selected GPIO pins

- Logic 0 = Disable pulldown on the corresponding pin.
- Logic 1 = Enable pulldown on the corresponding pin Caution: Do not enable pullup simultaneously

#### PIN PULLDOWN EN[6]: UART Rx

Enables internal pulldown feature on the UART Rx pin

- Logic 0 = Disable pulldown on the corresponding pin.
- Logic 1 = Enable pulldown on the corresponding pin Caution: Do not enable pullup simultaneously

#### PIN PULLDOWN EN[7]: UART Tx

Enables internal pulldown feature on the UART Tx pin

- Logic 0 = Disable pulldown on the corresponding pin.
- Logic 1 = Enable pulldown on the corresponding pin Caution: Do not enable pullup simultaneously

#### PIN PULLDOWN EN[11:8]: Reserved

• These bits are reserved and should remain '0'.

#### 3.1.1.22 LOOPBACK Register Description (Read / Write)

#### LOOPBACK[0]: TX\_RX

When this bit is set all transmitted UART data is looped back to the UART receiver. Note that when the internal loopback is enabled, the Tx data will be disabled and Rx data will be ignored.

- Logic 0 = Disable loopback.
- Logic 1 = Enable loopback.

## LOOPBACK[1]: RTS\_CTS

When this bit is set RTS is looped back to CTS.

- Logic 0 = Disable loopback.
- Logic 1 = Enable loopback.

#### LOOPBACK[2]: DTR\_DSR

When this bit is set DTR is looped back to DSR.

- Logic 0 = Disable loopback.
- Logic 1 = Enable loopback.

#### LOOPBACK[11:3]: Reserved

These bits are reserved and should remain '0'.

#### 3.1.1.23 TX\_FIFO\_RESET (Write Only)

#### TX\_FIFO\_RESET[0]: Reset

• Write a '1' to reset the Tx FIFO, self-clearing.

#### TX\_FIFO\_RESET[11:1]: Reserved

These bits are reserved and should remain '0'.

#### 3.1.1.24 TX\_FIFO\_COUNT (Read Only)

#### TX\_FIFO\_COUNT[7:0]: Character Count

• Reports the number of characters currently in the Tx FIFO.

## TX\_FIFO\_COUNT[11:8]: Reserved

These bits are reserved and should remain '0'.

#### 3.1.1.25 RX\_FIFO\_RESET (Write Only)

#### RX\_FIFO\_RESET[0]: Reset

• Write a '1' to reset the Rx FIFO, self-clearing.

#### RX\_FIFO\_RESET[11:1]: Reserved

These bits are reserved and should remain '0'.

#### 3.1.1.26 RX FIFO COUNT (Read Only)

#### RX\_FIFO\_COUNT[8:0]: Character Count

• Reports the number of characters currently in the Rx FIFO.

#### RX FIFO RESET[11:9]: Reserved

These bits are reserved and should remain '0'.

## 3.1.1.27 RX\_FIFO\_LOW\_LATENCY (Read / Write)

#### RX\_FIFO\_LOW\_LATENCY[0]: Low Latency Enable

This register is automatically set to logic '1' for baud rates below 40961 bps.

- Logic 0 = Receive data is not from Rx FIFO until bMaxPacketSize (normally 64 bytes) or timeout (3 characters) has been reached. (Note: When the CDC-ACM driver is used, the bMaxPacketSize becomes 63 bytes.)
- Logic 1 = Receive data is forwarded from Rx FIFO immediately upon receipt.

REV. 1.1.0

# RX\_FIFO\_LOW\_LATENCY[11:1]: Reserved

These bits are reserved and should remain '0'.

#### 3.1.1.28 WIDE\_MODE (Read / Write)

### WIDE\_MODE[0]: EN

- Logic 0 = Normal (7, 8 or 9 bit data) mode
- Logic 1 = Wide mode See "Section 1.3.1.1, Wide mode Transmit" on page 6 and "Section 1.3.2.1, Wide mode Receive" on page 6.

#### WIDE\_MODE[11:1]: Reserved

These bits are reserved and should remain '0'.

## 3.2 OTP Memory

The OTP on-chip memory contents are accessible via the USB interface. For details on programming the OTP contact uarttechsupport@exar.com. Note that certain memory locations are pre-programmed at the factory. Programming any of these locations or locations not documented in the data sheet may cause permanent functional damage to the B1411 device.

TABLE 11: OTP MEMORY

| ADDR<br>ESS     | REGISTER NAME                    | Віт-7 | Віт-6                                                 | Віт-5                 | Віт-4  | Віт-3                     | Віт-2           | Віт-1   | Віт-0 |
|-----------------|----------------------------------|-------|-------------------------------------------------------|-----------------------|--------|---------------------------|-----------------|---------|-------|
| 0x00            | OTP_CONFIG0                      | FACT  | FACTORY PROGRAMMED - DO NOT OVERWRITE UWPO WER_P RESE |                       |        |                           |                 |         |       |
| 0x01            | OTP_CONFIG1                      |       | FACT                                                  | ORY PRO               | GRAMME | D - DO NO                 | OT OVERV        | VRITE   |       |
| 0x02            | OTP_CONFIG2                      |       | FACT                                                  | ORY PRO               | GRAMME | D - DO NO                 | OT OVERV        | VRITE   |       |
| 0x03            | OTP_CONFIG3                      | 0     | 0                                                     | 0                     | 0      | ENABLE<br>_VBUS_<br>SENSE | COR             | E_CLOCK | _DIV  |
| 0x04            | OTP_VALID                        | 0     | 0                                                     | 0                     | 0      | 0                         | LINE_C<br>ODING | RSVD.   | USB   |
| 0x05 -<br>0x0B  | LINE_CODING_0 -<br>LINE_CODING_6 | VALUE |                                                       |                       |        |                           |                 |         |       |
| 0x0C            | USB_VENDOR_ID_LSB                |       |                                                       |                       | VAI    | _UE                       |                 |         |       |
| 0xD             | USB_VENDOR_ID_MSB                |       |                                                       |                       | VAI    | _UE                       |                 |         |       |
| 0xE             | USB_PRODUCT_ID_LSB               |       |                                                       |                       | VAI    | _UE                       |                 |         |       |
| 0xF             | USB_PRODUCT_ID_MSB               |       |                                                       |                       | VAI    | _UE                       |                 |         |       |
| 0x10            | USB_ATTRIBUTES                   | 0     | SELF_P<br>OWERE<br>D                                  | REMOT<br>E_WAK<br>EUP |        | F                         | RESERVE         | D       |       |
| 0x11            | USB_MAXPOWER                     |       |                                                       |                       | VAI    | _UE                       |                 |         |       |
| 0x42 -<br>0x1FF | ADDRESS_VALUE                    |       |                                                       |                       | VAI    | _UE                       |                 |         |       |



#### 3.2.1 OTP Memory Descriptions

OTP registers are incrementally "One Time Programmable", i.e. various portions of the memory at the bit level can be programmed at different times. Note that all register reset default values are '0' indicating that these bits have not been programmed. Conversely a '1' in any bit position indicates that bit has been previously programmed. Some OTP bits will be pre-programmed at the factory before shipments to customers.

#### 3.2.1.1 OTP Config0 (Read / Write OTP)

#### OTP\_CONFIG0[0]: Reserved

Factory programmed - overwriting this bit may cause functional damage to the B1411 device

### OTP\_CONFIG0[1]: Lowpower\_Polarity

- Sets the polarity of the LOWPOWER output pin
  - Logic 0 = LOWPOWER output pin will be active low
  - Logic 1 = LOWPOWER output pin will be active high

#### OTP\_CONFIG0[7:2]: Reserved

• Factory programmed - overwriting these bits may cause functional damage to the B1411 device

#### 3.2.1.2 OTP Config1 (Read / Write OTP)

#### OTP\_CONFIG1[7:0]: Reserved

• Factory programmed - overwriting these bits may cause functional damage to the B1411 device

## 3.2.1.3 OTP Config2 (Read / Write OTP)

#### OTP\_CONFIG2[7:0]: Reserved

• Factory programmed - overwriting these bits may cause functional damage to the B1411 device

#### 3.2.1.4 OTP Config3 (Read / Write OTP)

#### OTP\_CONFIG3[2:0]: Core\_Clock\_Select

The B1411 core can run at a fraction of the 48 MHz bus clock to minimize power consumption in the core. Refer to Table 12 for core clock divider settings. Note that the selected core clock rate must be a minimum of 4x the maximum baud rate setting desired in a customer application.

TABLE 12: CORE CLOCK DIVIDER

| VALUE              | NAME     | DESCRIPTION                                                                     |
|--------------------|----------|---------------------------------------------------------------------------------|
| 3'b000             | DIV_BY_1 | Core Clock = CLOCK / 1 (48 MHz)                                                 |
| 3'b001             | DIV_BY_2 | Core Clock = CLOCK / 2 (24 MHz)                                                 |
| 3'b010             | DIV_BY_4 | Core Clock = CLOCK / 4 (12 MHz)                                                 |
| 3'b011             | DIV_BY_8 | Core Clock = CLOCK / 8 (6 MHz)                                                  |
| 3'b100 -<br>3'b111 | Not Used | Reserved - Using these settings may cause functional damage to the B1411 device |

#### OTP\_CONFIG3[3]: Enable\_VBUS\_Sense

- Controls whether VBUS is sensed.
  - Logic 0 = VBUS sense is not enabled (typically used in bus-powered mode)
  - Logic 1 = VBUS sense is enabled (typically used in self-powered mode)

#### OTP CONFIG3[7:4]: Reserved

#### XR21B1411

#### **ENHANCED 1-CH FULL-SPEED USB UART**



REV. 1.1.0

These bits are reserved and should remain '0'.OTP Valid (Read / Write OTP)

## 3.2.1.5 OTP\_Valid (Read / Write OTP)

This register holds the VALID flag for the OTP override values. These include the USB device and configuration descriptor overrides and default line coding overrides.

#### OTP VALID[0]: USB

• Set this bit to indicate that the USB device and configuration descriptors have selected fields overwritten by OTP data.

#### OTP\_VALID[1]: Reserved

• This bit is reserved and should remain '1'

#### OTP VALID[2]: Line Coding

• Set this bit to indicate that the power up line coding (baud rate, stop bits, parity) are overwritten by OTP data.

#### OTP\_VALID[7:3]: Reserved

• These bits are reserved and should remain '0'

#### 3.2.1.6 Line Coding0-6 (Read / Write OTP)

#### LINE\_CODING0-6[7:0]: Value

The contents of this field have the same format as that used in the CDC-ACM SET\_LINE\_CODING request. It allows the default baud rate and character format to be overridden.

#### 3.2.1.7 USB\_VENDOR\_ID\_LSB (Read / Write OTP)

#### USB VENDOR ID LSB[7:0]: Value

Bits [7:0] of the USB vendor ID reported with the descriptors. If OTP\_VALID.USB is set to 0, then the Exar vendor ID is reported instead.

#### 3.2.1.8 USB\_VENDOR\_ID\_MSB (Read / Write OTP)

#### USB VENDOR ID MSB[7:0]: Value

Bits [15:8] of the USB vendor ID reported with the descriptors. If OTP\_VALID.USB is set to 0, then the Exar vendor ID is reported instead.

#### 3.2.1.9 USB PRODUCT ID LSB (Read / Write OTP)

#### USB\_PRODUCT\_ID\_LSB[7:0]: Value

Bits [7:0] of the USB product ID reported with the descriptors. If OTP\_VALID.USB is set to 0, then the Exar product ID is reported instead.

#### 3.2.1.10 USB PRODUCT ID MSB (Read / Write OTP)

#### USB PRODUCT ID MSB[7:0]: Value

Bits [15:8] of the USB product ID reported with the descriptors. If OTP\_VALID.USB is set to 0, then the Exar product ID is reported instead.



#### 3.2.1.11 USB\_ATTRIBUTES (Read / Write OTP)

#### USB\_ATTRIBUTES[4:0]: Reserved

• These bits are reserved and should remain '0'

## USB\_ATTRIBUTES[5]: REMOTE\_WAKEUP

• Bit[5] of the bmAttributes field of the device descriptor. If OTP\_VALID.USB is set to 1, then this bit is set to indicate that the device supports remote wakeup.

## USB\_ATTRIBUTES[6]: SELF\_POWERED

Bit[6] of the bmAttributes field of the device descriptor. If OTP\_VALID.USB is set to 1, then this bit is set to indicate that the device is self powered. If the device also requires bus power to be reserved, then that power requirement is given by the USB MAXPOWER field.

#### USB\_ATTRIBUTES[7]: Reserved

This bit is reserved and should remain '0'

#### 3.2.1.12 USB\_MAXPOWER (Read / Write OTP)

#### USB MAXPOWER[7:0]: Value

The bMaxPower field of the device descriptor. It is expressed in units of 2 mA. If OTP\_VALID.USB is set to 1, then this indicate the power requirement of the device.

#### 3.2.1.13 ADDRESS VALUE (Read / Write OTP)

#### ADDRESS VALUE[7:0]: Value

The Address Value feature can be used to further customize the power-up defaults for the XR21B1411 before a software driver begins to initialize the device. For example, the manufacturer, product and serial number strings can be customized using the address value feature. However, if improperly used, this feature may cause permanent functional damage in the device.

Send an e-mail to uarttechsupport@exar.com if there is any interest in customizing register default values that can not be initialized in the Exar I/O Lab web configuration tool.

# EXAR Powering Connectivity

# 4.0 ELECTRICAL CHARACTERISTICS

TABLE 13: ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                   | RATING         | Unit |
|---------------------------------------------|----------------|------|
| Vcc Supply Voltage                          | 6.5            | V    |
| All I/O pins (except USB Interface signals) | - 0.3 to +5.5  | V    |
| USB Interface Signals                       | - 0.3 to + 6.5 | V    |

#### DC ELECTRICAL CHARACTERISTICS - POWER CONSUMPTION

UNLESS OTHERWISE NOTED: TA =  $-40^{\circ}$  TO  $+85^{\circ}$ C, VCC IS 4.4V - 5.25V

| SYMBOL            | PARAMETER            | Min | LIMITS<br>5V<br>TYP | Max  | Units | Conditions            |
|-------------------|----------------------|-----|---------------------|------|-------|-----------------------|
| I <sub>CC</sub>   | Power Supply Current |     | 6.75                | 7.25 | mA    | 6 MHz internal clock  |
| I <sub>CC</sub>   | Power Supply Current |     | 7.5                 | 8    | mA    | 12 MHz internal clock |
| I <sub>CC</sub>   | Power Supply Current |     | 8.5                 | 9    | mA    | 24 MHz internal clock |
| I <sub>CC</sub>   | Power Supply Current |     | 10.5                | 12   | mA    | 48 MHz internal clock |
| I <sub>Susp</sub> | Suspend mode Current |     | 1                   | 1.25 | mA    |                       |

## DC ELECTRICAL CHARACTERISTICS - UART, LOWPOWER & GPIO PINS

UNLESS OTHERWISE NOTED: TA =  $-40^{\circ}$  TO  $+85^{\circ}$ C, VCC is 4.4V - 5.25V, VIO\_REF = 1.6V - 3.6V

| Cympol          | DADAMETED                  | Lin            | IITS           | Units | CONDITIONS                                |  |
|-----------------|----------------------------|----------------|----------------|-------|-------------------------------------------|--|
| SYMBOL          | PARAMETER                  | Min            | MAX            | UNIIS | CONDITIONS                                |  |
| $V_{IL}$        | Input Low Voltage          | -0.3           | 0.25 * VIO_REF | V     |                                           |  |
| V <sub>IH</sub> | Input High Voltage         | 0.70 * VIO_REF | +5.5           | V     |                                           |  |
| V <sub>OL</sub> | Output Low Voltage         |                | 0.3            | V     | I <sub>OL</sub> = 1 mA, VIO_REF = 1.6V    |  |
|                 |                            |                | 0.5            | V     | $I_{OL} = 4 \text{ mA}, VIO\_REF = 3.6V$  |  |
| V <sub>OH</sub> | Output High Voltage        | 1.3            | VIO_REF        | V     | I <sub>OH</sub> = -400 uA, VIO_REF = 1.6V |  |
|                 |                            | 2.8            | VIO_REF        | V     | $I_{OH}$ = -1.5 mA, VIO_REF = 3.6V        |  |
| I <sub>IL</sub> | Input Low Leakage Current  |                | ±10            | uA    |                                           |  |
| I <sub>IH</sub> | Input High Leakage Current |                | ±10            | uA    |                                           |  |
| C <sub>IN</sub> | Input Pin Capacitance      |                | 5              | pF    |                                           |  |



# DC ELECTRICAL CHARACTERISTICS - USB I/O PINS

UNLESS OTHERWISE NOTED: TA =  $-40^{\circ}$  TO  $+85^{\circ}$ C, VCC IS 4.4V - 5.25V

| Cympai           | D                          | Lin  | NITS | Lluzo | Coupitions                               |  |
|------------------|----------------------------|------|------|-------|------------------------------------------|--|
| SYMBOL           | PARAMETER                  | Min  | MAX  | Units | Conditions                               |  |
| $V_{IL}$         | Input Low Voltage          | -0.3 | 0.8  | V     |                                          |  |
| V <sub>IH</sub>  | Input High Voltage         | 2.0  | 5.5  | V     |                                          |  |
| V <sub>OL</sub>  | Output Low Voltage         | 0    | 0.3  | V     | External 1.5 K Ohm to 3.6V on USBD- pin  |  |
| V <sub>OH</sub>  | Output High Voltage        | 2.8  | 3.6  | V     | External 15 K Ohm to<br>GND on USBD- pin |  |
| $V_{DrvZ}$       | Driver Output Impedance    | 28   | 44   | Ohms  |                                          |  |
| I <sub>OSC</sub> | Open short current Current |      | 38.5 | mA    | 1.5 V on USBD+ and USBD-                 |  |

# PACKAGE DIMENSIONS (16 PIN QFN - 3 X 3 X 0.9 mm)



Note: The control dimension is the millimeter column

|        | INC        | HES   | MILLIM | METERS |  |
|--------|------------|-------|--------|--------|--|
| SYMBOL | MIN MAX    |       | MIN    | MAX    |  |
| А      | 0.031      | 0.035 | 0.80   | 0.90   |  |
| A1     | 0.000      | 0.002 | 0.00   | 0.05   |  |
| А3     | 0.000      | 0.008 | 0.00   | 0.20   |  |
| D      | 0.114      | 0.122 | 2.90   | 3.10   |  |
| D2     | 0.065      | 0.069 | 1.65   | 1.75   |  |
| b      | 0.008      | 0.012 | 0.20   | 0.30   |  |
| е      | 0.0197 BSC |       | 0.50   | BSC    |  |
| L      | 0.010      | 0.014 | 0.25   | 0.35   |  |
| k      | 0.008      | -     | 0.20   | -      |  |

#### \_\_\_\_\_

#### REVISION HISTORY

| DATE           | REVISION | DESCRIPTION                                                                     |
|----------------|----------|---------------------------------------------------------------------------------|
| September 2010 | 1.0.0    | Initial Datasheet.                                                              |
| October 2010   | 1.0.1    | Released Datasheet.                                                             |
| November 2010  | 1.0.2    | Corrected definition of Self powered bit in OTP. Updated modem IO 5V tolerance. |
| January 2011   | 1.1.0    | Added unique preprogrammed serial number description                            |

#### **NOTICE**

EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies.

EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.

Copyright 2010 EXAR Corporation

Datasheet January 2011.

Send your UART technical inquiry with technical details to hotline: uarttechsupport@exar.com.

Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.